Title :
Further Studies on Zero-Aliasing Space Compression Based on Graph Theory
Author :
Hossain, Altaf ; Das, Sunil R. ; Nayak, A.R. ; Petriu, Emil M. ; Biswas, Satyendra ; Sahinoglu, Mehmet
Author_Institution :
Ottawa Univ., Ottawa
Abstract :
The design of space-efficient support hardware for built-in self-testing (BIST) is of great significance in the realization of present day very large scale integration (VLSI) circuits and systems, particularly in the context of design paradigm shift from system-onboard to system-on-chip (SOC). This paper revisits the problem of designing zero-aliasing space compression hardware in relation to embedded cores-based SOC for single stuck-line faults in particular, extending the well-known concepts of switching theory, and of incompatibility relation to generate maximal compatibility classes (MCCs) utilizing new graph theory concepts, based on optimal generalized sequence mergeability as developed by the authors in earlier works. The paper briefly presents the mathematical basis of selection criteria for merger of an optimal number of outputs of the module under test (MUT) for realizing maximal compaction ratio in the design, along with some experimental results on ISCAS 89 full-scan sequential benchmark circuits, with simulation programs ATALANTA and FSIM.
Keywords :
VLSI; built-in self test; graph theory; integrated circuit testing; system-on-chip; SOC; VLSI; built-in self-testing; graph theory; maximal compaction ratio; maximal compatibility classes; module under test; optimal generalized sequence mergeability; stuck-line faults; system-on-chip; very large scale integration; zero-aliasing space compression; Built-in self-test; Circuit faults; Circuit testing; Circuits and systems; Corporate acquisitions; Graph theory; Hardware; Sequential analysis; System-on-a-chip; Very large scale integration; Aliasing-free space compactor; cores-based system-on-Chip (SOC); maximal compatibility classes (MCCs); maximal minimally strongly connected (MMSC) subgraphs; nonminimally strongly connected (NMSC) pairs of vertices;
Conference_Titel :
Instrumentation and Measurement Technology Conference Proceedings, 2007. IMTC 2007. IEEE
Conference_Location :
Warsaw
Print_ISBN :
1-4244-0588-2
DOI :
10.1109/IMTC.2007.379373