DocumentCode :
2916983
Title :
Evaluation of a clocking strategy with relaxed constraints on clock edges
Author :
Backenius, E. ; Vesterbacka, Mark
Author_Institution :
Dept. of Electr. Eng., Linkoping Univ., Sweden
Volume :
D
fYear :
2004
fDate :
21-24 Nov. 2004
Firstpage :
411
Abstract :
A strategy that aims at relaxing the design of the clock network in digital circuits is evaluated through simulations and measurements on a test circuit. In the strategy a clock with long rise and fall times is used in conjunction with a D flip-flop that operates well with this clock. The test circuit consists of a digital FIR filter and a clock buffer with adjustable driving strength. It was designed and manufactured in a 0.35 μm CMOS process. The energy dissipation of the circuit increased 14% when the rise and fall times of the clock increased from 0.5 ns to 10 ns. The corresponding increase in propagation delay was less than 0.5 ns, i.e. an increase of 50% in propagation delay of the register. The results in this paper show that the clocking strategy can be implemented with low costs of power and speed.
Keywords :
CMOS logic circuits; FIR filters; clocks; delays; flip-flops; CMOS process; D flip-flop; adjustable driving strength; clock network; clocking strategy; digital FIR filter; digital circuit; energy dissipation; fall times; propagation delay; rise time; test circuit; CMOS process; Circuit simulation; Circuit testing; Clocks; Digital circuits; Energy dissipation; Finite impulse response filter; Flip-flops; Manufacturing processes; Propagation delay;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TENCON 2004. 2004 IEEE Region 10 Conference
Print_ISBN :
0-7803-8560-8
Type :
conf
DOI :
10.1109/TENCON.2004.1414957
Filename :
1414957
Link To Document :
بازگشت