DocumentCode :
2919570
Title :
A novel technique for tuning low voltage linear transconductor
Author :
Bhadauria, Vijaya ; Kant, Krishna
Author_Institution :
Electron. & Commun. Eng. Dept., Motilal Nehru Nat. Inst. of Technol., Allahabad, India
fYear :
2010
fDate :
11-14 April 2010
Firstpage :
22
Lastpage :
25
Abstract :
In this paper a novel technique is presented to tune a low voltage linear transconductor. Bias offset is used for tunability and bias currents of cross coupled differential amplifiers are adjusted to minimize third harmonic distortion. Cadence VIRTUOSO environment using UMC 0.18 µm CMOS process technology is used to simulate the proposed circuit. Simulation results show that for the biasing current of 270 µA (Gm of 215 µS), the circuit exhibits less than −30 dB total third harmonic distortion (HD3) at 1 Vp-p @ 50 MHz and at low voltage supply.
Keywords :
CMOS process; CMOS technology; Circuit simulation; Coupling circuits; Differential amplifiers; Harmonic distortion; Low voltage; MOSFETs; Transconductance; Transconductors; Analog CMOS Circuit; Harmonic Distortion Analysis; Linearization Techniques; MOS Transconductors; Operational Transconductance Amplifier (OTA);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Devices, Systems and Applications (ICEDSA), 2010 Intl Conf on
Conference_Location :
Kuala Lumpur, Malaysia
Print_ISBN :
978-1-4244-6629-0
Type :
conf
DOI :
10.1109/ICEDSA.2010.5503108
Filename :
5503108
Link To Document :
بازگشت