DocumentCode :
2920969
Title :
FPGA-based hardware acceleration: A CPU/accelerator interface exploration
Author :
Possa, Paulo ; Schaillie, David ; Valderrama, Carlos
Author_Institution :
Electron. & Microelectron. Dept., Univ. of Mons, Mons, Belgium
fYear :
2011
fDate :
11-14 Dec. 2011
Firstpage :
374
Lastpage :
377
Abstract :
One of the main challenges for embedded system designers is to find a tradeoff between performance and power consumption. In order to reach this goal, hardware accelerators have been used to offload specific tasks from the CPU, improving the global performance of the system and reducing its dynamic power consumption. Enabling the use of accelerators could become a tricky task for embedded system designers. This paper presents a complete acceleration design flow for embedded systems with an exploration of different interfaces between CPU and accelerator, analyzing their performances, resources overhead, power consumption, and implementation methods.
Keywords :
field programmable gate arrays; power consumption; CPU/accelerator interface exploration; FPGA-based hardware acceleration; dynamic power consumption; Acceleration; Computer architecture; Embedded systems; Finite impulse response filter; Hardware; Power demand;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems (ICECS), 2011 18th IEEE International Conference on
Conference_Location :
Beirut
Print_ISBN :
978-1-4577-1845-8
Electronic_ISBN :
978-1-4577-1844-1
Type :
conf
DOI :
10.1109/ICECS.2011.6122291
Filename :
6122291
Link To Document :
بازگشت