DocumentCode :
292816
Title :
Allocation of multiport memories in ASIC data path synthesis
Author :
Seo, Kwangsoo ; Lee, Jeongyop ; Lee, MoonKey
Author_Institution :
Dept. of Electron. Eng., Yonsei Univ., Seoul, South Korea
Volume :
1
fYear :
1994
fDate :
30 May-2 Jun 1994
Firstpage :
49
Abstract :
At present, datapath synthesis techniques produce a design with a large number of isolated registers. Allocation of memory modules to implement these resisters are usually left to the designer. This paper presents new approach to the allocation of multiport memories which minimizes hardware costs in ASIC datapath synthesis. The proposed approach, AMD, considers not only the access requirements of registers but also the lifetime of registers. The objective is to minimize the requirement of registers and multiport memory modules under a given resource constraints simultaneously. The minimization problem has been modeled as a 0-1 integer linear programming problem. This approach is illustrated with an example
Keywords :
application specific integrated circuits; circuit layout CAD; integer programming; integrated circuit layout; linear programming; logic CAD; minimisation of switching nets; 0-1 integer linear programming problem; AMD; ASIC data path synthesis; minimization problem; multiport memories allocation; register lifetime; resource constraints; Application specific integrated circuits; Costs; Digital signal processing chips; Hardware; Integer linear programming; Multidimensional systems; Random access memory; Read-write memory; Registers; Space exploration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1994. ISCAS '94., 1994 IEEE International Symposium on
Conference_Location :
London
Print_ISBN :
0-7803-1915-X
Type :
conf
DOI :
10.1109/ISCAS.1994.408752
Filename :
408752
Link To Document :
بازگشت