DocumentCode :
2930
Title :
SMT Malleability in IBM POWER5 and POWER6 Processors
Author :
Morari, Alessandro ; Boneti, C. ; Cazorla, Francisco J. ; Gioiosa, Roberto ; Chen-Yong Cher ; Buyuktosunoglu, Alper ; Bose, Pradip ; Valero, M.R.
Author_Institution :
Pacific Northwest Nat. Lab., Richland, WA, USA
Volume :
62
Issue :
4
fYear :
2013
fDate :
Apr-13
Firstpage :
813
Lastpage :
826
Abstract :
While several hardware mechanisms have been proposed to control the interaction between hardware threads in an SMT processor, few have addressed the issue of software-controllable SMT performance. The IBM POWER5 and POWER6 are the first high-performance processors implementing a software-controllable hardware-thread prioritization mechanism that controls the rate at which each hardware-thread decodes instructions. This paper shows the potential of this basic mechanism to improve several target metrics for various applications on POWER5 and POWER6 processors. Our results show that although the software interface is exactly the same, the software-controlled priority mechanism has a different effect on POWER5 and POWER6. For instance, hardware threads in POWER6 are less sensitive to priorities than in POWER5 due to the in order design. We study the SMT thread malleability to enable user-level optimizations that leverage software-controlled thread priorities. We also show how to achieve various system objectives such as parallel application load balancing, in order to reduce execution time. Finally, we characterize user-level transparent execution on POWER5 and POWER6, and identify the workload mix that best benefits from it.
Keywords :
microprocessor chips; multi-threading; resource allocation; IBM POWER5 processor; IBM POWER6 processor; SMT malleability; SMT processor; execution time; hardware mechanism; hardware thread; parallel application load balancing; simultaneous multithreading; software interface; software-controllable SMT performance; software-controllable hardware-thread prioritization mechanism; software-controlled priority mechanism; user-level optimization; user-level transparent execution; Benchmark testing; Hardware; Instruction sets; Kernel; Linux; IBM POWER5; IBM POWER6; Malleability; hardware-thread priorities; simultaneous multithreading;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.2012.34
Filename :
6138854
Link To Document :
بازگشت