DocumentCode :
2930926
Title :
Identification of high power consuming areas with gate type and logic level information
Author :
Miyase, Kohei ; Sauer, Matthias ; Becker, Bernd ; Wen, Xiaoqing ; Kajihara, Seiji
Author_Institution :
Kyushu Inst. of Technol., Iizuka, Japan
fYear :
2015
fDate :
25-29 May 2015
Firstpage :
1
Lastpage :
6
Abstract :
Power-related problems in at-speed scan testing have become more and more serious, since excessive IR-drop caused by excessive power consumption results in overtesting. There are two important factors in low-power testing: one is power estimation, the other is power reduction. Several estimation methods have been proposed based on the analysis of switching activity characteristics. In order to estimate the impact of IR-drop, it is more important to consider the area containing many cells which consume excessive power than to consider the total number of switching activity in a circuit. In this paper, we propose a novel method for identifying areas where excessive IR-drop likely occurs without using test vectors. Visualized experimental results for IWLS 2005 benchmark circuits demonstrate that the proposed method can effectively identify areas containing many cells which consume higher power than others. Such areas identified can be used in low-power test generation so as to achieve effective and efficient results.
Keywords :
integrated logic circuits; logic testing; low-power electronics; at-speed scan testing; gate type information; high power consuming area identification; logic level information; power estimation; power reduction; switching activity; voltage drop; Circuit faults; Delays; Layout; Logic gates; Power demand; Switches; Testing; layout design; low-power testing; power estimation; test generation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ETS), 2015 20th IEEE European
Conference_Location :
Cluj-Napoca
Type :
conf
DOI :
10.1109/ETS.2015.7138773
Filename :
7138773
Link To Document :
بازگشت