DocumentCode :
2932640
Title :
An electrical-aware parametric DFM solution for analog circuits
Author :
Fathy, Rami ; Arafa, Ahmed ; Hany, Sherif ; ElMously, Abdelrahman ; Eissa, Haitham ; Dessouky, Mohamed ; Nairn, David ; Anis, Mohab
fYear :
2011
fDate :
11-14 Dec. 2011
Firstpage :
68
Lastpage :
73
Abstract :
Today, many of the approaches that are commonly referred to as physical DFM techniques only address catastrophic defects and systematic process variations. These techniques include spreading wires, doubling vias, identification of critical areas in the circuit that are especially susceptible to defects, and identification of proximity effects caused by the lithography process. However, physical DFM tools are purely “geometric”, in that they work to preserve shape fidelity without any knowledge of the impact on the electrical characteristics of the shapes that are manufactured in silicon. While these techniques have proven useful in reducing functional failures and increasing overall yield by a few percentage points, they completely ignore the more important category of parametric failures. The proposed solution presented in this chapter specifically helps to address the parametric performance modeling problems encountered at smaller geometries. As this solution drives design requirements into physical layout design and moves layout awareness upstream into design, useful information about the design (on the physical and electrical level) is captured, analyzed, and simulated. Deviations in the electrical characteristics due to physical layout and process variations, are identified and highlighted on the design. These deviations are referred as electrical hotspots (e-hotspots). To validate this work, The proposed e-hotspot detection engine is verified against silicon wafer data for a level shifter circuit designed at 130nm. The e-hotspot devices with high variation in DC current and causing parametric failure, are identified.
Keywords :
analogue integrated circuits; design for manufacture; integrated circuit layout; integrated circuit yield; lithography; analog circuits; design-for-manufacturability; e-hotspot detection engine; electrical hotspots; electrical level; electrical-aware parametric DFM solution; functional failures; layout awareness upstream; level shifter circuit; lithography process; overall yield; parametric failures; physical DFM tools; physical layout design; shape fidelity; Engines; Equations; Layout; Mathematical model; SPICE; Stress; Transistors; DFM; Design-For-Manufacturability; Electrical Design For Manufacturability; Lithography variations; Parametric yield; Process variations; Stress effects; e-DFM; e-hotspot;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Test Workshop (IDT), 2011 IEEE 6th International
Conference_Location :
Beirut
ISSN :
2162-0601
Print_ISBN :
978-1-4673-0468-9
Electronic_ISBN :
2162-0601
Type :
conf
DOI :
10.1109/IDT.2011.6123104
Filename :
6123104
Link To Document :
بازگشت