DocumentCode
2935484
Title
Enhancements to the world´s fastest CPLD family give designers more flexibility
Author
Sugita, Gary
Author_Institution
Altera Corp., San Jose, CA, USA
fYear
1994
fDate
27-29 Sep 1994
Firstpage
631
Lastpage
635
Abstract
Over the last decade, Altera has maintained its leadership in the PLD market place by keeping in step with the constantly changing demands of users of programmable logic. This is clearly evident in Altera´s release of the MAX 7000E family. This family provides fast set-up times for designs which require fast synchronization of input data. For those users who use multi-phase clocking, the family provides two global clocks with programmable polarity control. With the introduction of six output enable control signals, which can be generated from either internal logic or from I/O pins, designs have greater flexibility in interfacing with multiple buses such as those found in microprocessor applications. For designers who need control over the speed of which outputs transition, Altera has added programmable output slew rate control which can be selected on an I/O-pin-by-I/O pin basis. All of these enhancements provide designers greater flexibility to interface with system logic
Keywords
integrated logic circuits; programmable logic devices; synchronisation; timing; Altera; CPLD family; MAX 7000E family; complex PLDs; dual global clocks; fast synchronization; multiphase clocking; programmable logic; programmable output slew rate control; programmable polarity control; CMOS logic circuits; Clocks; Digital systems; Frequency; Industrial electronics; Logic design; Logic devices; Macrocell networks; Programmable logic arrays; Programmable logic devices;
fLanguage
English
Publisher
ieee
Conference_Titel
WESCON/94. Idea/Microelectronics. Conference Record
Conference_Location
Anaheim , CA
ISSN
1095-791X
Print_ISBN
0-7803-9992-7
Type
conf
DOI
10.1109/WESCON.1994.403524
Filename
403524
Link To Document