Title :
A low power W-band PLL with 17-mW in 65-nm CMOS technology
Author :
Chang, Tao-Yao ; Wang, Chao-Shiun ; Wang, Chorng-Kuang
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Abstract :
This paper presents the design and experimental verification of a W-band phase-locked loop (PLL) realized in 65-nm digital CMOS process. The PLL incorporates the proposed divide-by-three frequency divider to relax the power/speed requirement for the succeeding divider chain. A distributed-LC tank is employed in the VCO as well, improving the tank quality factor and the circuit speed. Thus, the power is reduced significantly by the two circuit techniques mentioned above. The PLL can be locked from 78.2 to 79.0-GHz and dissipates 17-mW only from 1.0/0.8-V supplies excluding output buffers. The phase noise at 1-MHz and 10-MHz offset from the carrier are -78.9 and -109.1 dBc/Hz, respectively. The core area is 0.48 × 0.42 mm2.
Keywords :
CMOS digital integrated circuits; Q-factor; digital phase locked loops; frequency dividers; integrated circuit design; low-power electronics; voltage-controlled oscillators; VCO; W-band phase-locked loop; circuit speed; digital CMOS process; distributed-LC tank; divide-by-three frequency divider; divider chain; frequency 78.2 GHz to 79 GHz; low-power W-band PLL; phase noise; power 17 mW; power-speed requirement; size 65 nm; tank quality factor; voltage 1 V to 0.8 V; CMOS integrated circuits; CMOS technology; Frequency conversion; Frequency measurement; Phase locked loops; Phase noise; Voltage-controlled oscillators;
Conference_Titel :
Solid State Circuits Conference (A-SSCC), 2011 IEEE Asian
Conference_Location :
Jeju
Print_ISBN :
978-1-4577-1784-0
DOI :
10.1109/ASSCC.2011.6123609