DocumentCode :
2945857
Title :
A flexible layered LDPC decoder
Author :
Tsatsaragkos, I. ; Paliouras, V.
Author_Institution :
Electr. & Comput. Eng. Dept., Univ. of Patras, Patras, Greece
fYear :
2011
fDate :
6-9 Nov. 2011
Firstpage :
36
Lastpage :
40
Abstract :
We introduce a flexible layered decoder architecture for Quasi-Cyclic Low Density Parity Check (LDPC) codes. An iterative construction of the parity check matrix is exploited by the proposed decoder to achieve various degrees of parallelism, characterized by a high utilization of variable and check processing nodes, absence of memory conflicts, and a simple and scalable interconnection network. Furthermore, the proposed LDPC decoder supports variable code rate, information-word length and order of modulation. A comparison to prior-art decoders proves the efficiency of the proposed scheme.
Keywords :
cyclic codes; iterative decoding; modulation coding; parity check codes; variable rate codes; check processing node; flexible layered LDPC decoder; information-word length; memory conflict absence; modulation order; parallelism degree; parity check matrix; quasicyclic LDPC code; quasicyclic low density parity check code; scalable interconnection network; Complexity theory; Decoding; Graphics processing unit; Iterative decoding; Random access memory; Throughput; QC-LDPC; flexible I/O; iterative construction; layered decoding; multi-level parallelism; partly parallel;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Wireless Communication Systems (ISWCS), 2011 8th International Symposium on
Conference_Location :
Aachen
ISSN :
2154-0217
Print_ISBN :
978-1-61284-403-9
Electronic_ISBN :
2154-0217
Type :
conf
DOI :
10.1109/ISWCS.2011.6125305
Filename :
6125305
Link To Document :
بازگشت