Title :
A graph-based technique to optimize transistor networks
Author :
Possani, Vinicius N. ; Timm, éric F. ; Agostini, Luciano V. ; Rosa, Leomar S da, Jr.
Author_Institution :
Grupo PET Comput. UFPel, Univ. Fed. de Pelotas, Pelotas, Brazil
Abstract :
The number of transistors required for implementing a logic function is an essential consideration in digital VLSI design. While the generation of a series-parallel network can be straightforward once a minimized Boolean expression is available, this may not be an optimum solution. This paper proposes a graph-based solution for minimizing the number of transistors that compose a network. The algorithm starts from a sum-of-products expression and can achieve non-series-parallel arrangements. Experimental results demonstrate the efficiency of the approach when compared to traditional algorithms implemented in the SIS software.
Keywords :
VLSI; circuit optimisation; graph theory; integrated circuit design; logic design; transistor circuits; SIS software; digital VLSI design; graph-based technique; logic function; logic synthesis; nonseries-parallel arrangement; optimization; sum-of-products expression; transistor network; Bridges; Logic functions; Optimization; Software; Software algorithms; Transistors; graph; logic synthesis; optimization; transistor network;
Conference_Titel :
Circuits and Systems (LASCAS), 2011 IEEE Second Latin American Symposium on
Conference_Location :
Bogata
Print_ISBN :
978-1-4244-9484-2
DOI :
10.1109/LASCAS.2011.5750285