Title :
COFDM baseband processor on FPGA
Author :
Parrado, Alexander López ; Medina, Jaime Velasco
Author_Institution :
Programa de Ing. Electron., Univ. del Quindio, Armenia, Colombia
Abstract :
This paper presents the design of a 12 Mb/s COFDM baseband processor compatible with the standard IEEE 802.11a. In this case, the architecture was described in VHDL, without use of IP cores or automatic generators, and the COFDM baseband processor with a cyclic prefix includes coarse and fine time synchronization system, and a channel coding system composed of a convolutional encoder with interleaver in the transmitter and a Viterbi decoder with deinterleaver in the receiver. Taking into account the experimental results, the COFDM processor presents a very good time-area trade-off, which is very suitable for SoC.
Keywords :
OFDM modulation; Viterbi decoding; channel coding; codecs; field programmable gate arrays; hardware description languages; radio transmitters; system-on-chip; wireless LAN; COFDM; FPGA; IEEE 802.11a; IP cores; SoC; VHDL; Viterbi decoder; baseband processor; channel coding system; interleaver; time synchronization system; transmitter; Correlators; Field programmable gate arrays; Indexes; OFDM; Synchronization; Transmitters; COFDM; Channel coding; FFT; FPGA; Synchronization;
Conference_Titel :
Circuits and Systems (LASCAS), 2011 IEEE Second Latin American Symposium on
Conference_Location :
Bogata
Print_ISBN :
978-1-4244-9484-2
DOI :
10.1109/LASCAS.2011.5750318