DocumentCode :
2957648
Title :
General Model for the Deployment of Time-Delay Elements in Transistorized Electronic Circuits
Author :
Alves, Luis Nero ; Barbosa, Luis ; Aguiar, Rui L.
Author_Institution :
Univ. de Aveiro, Aveiro
fYear :
2006
fDate :
10-13 Dec. 2006
Firstpage :
13
Lastpage :
16
Abstract :
This paper presents a general model for the analysis of time-delay contributions due to right half plane (RHP) zeros in circuit´s transfer functions. The presence of these RHP zeros is in general associated to Miller capacitances. These can be explored as a means of implementation of delay elements. A general discussion on the usage of these RHP zeros as means of designing usable delay cells is addressed, including several parasitic effects that may arise in practical implementations. The model is then verified recurring to simulation experiments.
Keywords :
delays; transfer functions; transistor circuits; Miller capacitances; right half plane zeros; time-delay elements; transfer functions; transistorized electronic circuits; Added delay; Degradation; Delay effects; Design optimization; Electronic circuits; Frequency; Phase measurement; Poles and zeros; Telecommunications; Transfer functions;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2006. ICECS '06. 13th IEEE International Conference on
Conference_Location :
Nice
Print_ISBN :
1-4244-0395-2
Electronic_ISBN :
1-4244-0395-2
Type :
conf
DOI :
10.1109/ICECS.2006.379669
Filename :
4263292
Link To Document :
بازگشت