DocumentCode :
2962270
Title :
A high speed open source controller for FPGA Partial Reconfiguration
Author :
Vipin, Kizheppatt ; Fahmy, Suhaib A.
Author_Institution :
Sch. of Comput. Eng., Nanyang Technol. Univ., Singapore, Singapore
fYear :
2012
fDate :
10-12 Dec. 2012
Firstpage :
61
Lastpage :
66
Abstract :
Partial Reconfiguration (PR) is an advanced technique, which improves the flexibility of FPGAs by allowing portions of a design to be reconfigured at runtime by overwriting parts of the configuration memory. PR is an important enabler for implementing adaptive systems. However, the design of such systems can be challenging, and this is especially true of the configuration controller. The generally supported methods and IP have low throughput, resulting in long configuration time that precludes PR from systems where this operation needs to be fast. In this paper, we present a high-speed configuration controller that provides several features useful in adaptive systems. The design has been released for use by the wider research community.
Keywords :
field programmable gate arrays; reconfigurable architectures; FPGA; adaptive system; configuration memory; high speed open source controller; high-speed configuration controller; partial reconfiguration; Adaptive systems; Clocks; Field programmable gate arrays; Frequency control; Registers; Runtime; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Technology (FPT), 2012 International Conference on
Conference_Location :
Seoul
Print_ISBN :
978-1-4673-2846-3
Electronic_ISBN :
978-1-4673-2844-9
Type :
conf
DOI :
10.1109/FPT.2012.6412113
Filename :
6412113
Link To Document :
بازگشت