• DocumentCode
    2965221
  • Title

    DRAM Controller with a Complete Predictor: Preliminary Results

  • Author

    Stankovic, Vladimir V. ; Milenkovic, Nebojsa Z.

  • Author_Institution
    Fac. of Electron. Eng., Nis Univ.
  • Volume
    2
  • fYear
    2005
  • fDate
    28-30 Sept. 2005
  • Firstpage
    593
  • Lastpage
    596
  • Abstract
    In the arsenal of solutions for computer memory system performance improvement, predictors have gained an increasing role in the past years. They enable hiding the latencies when accessing cache or main memory. Recently the technique of using temporal parameters of cache memory accesses and tag patterns observing has been applied by some authors for prediction of data prefetching. In this paper a possibility of applying analog techniques on controlling DRAM rows opening/closing, is being researched. Obtained results confirm such a possibility, in a form of a complete predictor, which predicts not only when to close the currently open row but also which is the next row to be opened. Using such a predictor can decrease the average DRAM latency, which is very important in many areas, including telecommunications
  • Keywords
    DRAM chips; DRAM controller; analog techniques; computer memory system; data prefetching; Cache memory; DRAM chips; Delay; Digital images; Prefetching; Random access memory; System performance; Table lookup; Telecommunication buffers; Telecommunication control; DRAM; DRAM controller; latency; policy; predictor;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Telecommunications in Modern Satellite, Cable and Broadcasting Services, 2005. 7th International Conference on
  • Conference_Location
    Nis
  • Print_ISBN
    0-7803-9164-0
  • Type

    conf

  • DOI
    10.1109/TELSKS.2005.1572183
  • Filename
    1572183