Title :
1V supply 16-bit second order Sigma-Delta modulator in a 90nm CMOS process
Author :
Amistoso, R.M.F. ; Bautista, M.J.A. ; Delos Santos, Rafael Karlo D. P. ; Ortiz, J.R.R. ; Alarcon, Louis P. ; Ballesil-Alvarez, A. ; Hizon, R.E.
Author_Institution :
Microprocessors Lab., Intel, Santa Clara, CA, USA
Abstract :
This paper presents a second order Sigma-Delta modulator using a 1V dual supply in 90nm technology. The schematic modulator design achieves a signal-to-noise ratio (SNR) of 96.7 dB or 15.7 bits. A gain boosted fully differential folded cascode operational transconductance amplifier (OTA) with a switched capacitor common-mode feedback circuit is implemented as the integrator. The OTA design is able to achieve a 500 V/V DC gain, with a 400mV output swing, Gain Bandwidth (GBW) of 303.5 MHz and a phase margin of 50.9 degrees. A fully-differential preamplifier-based latched comparator is also implemented, achieving a rail-to-rail output and a sensitivity of 10 μV. Data presented from each of the blocks are from post-layout simulations.
Keywords :
CMOS analogue integrated circuits; comparators (circuits); flip-flops; operational amplifiers; preamplifiers; sigma-delta modulation; CMOS process; SNR; bandwidth 303.5 MHz; fully differential folded cascode OTA; fully-differential preamplifier; latched comparator; operational transconductance amplifier; rail-to-rail output; schematic modulator design; second order sigma-delta modulator; signal-to-noise ratio; switched capacitor common-mode feedback circuit; voltage 1 V; voltage 10 muV; voltage 400 mV; word length 16 bit; Clocks; Gain; Modulation; Sigma delta modulation; Signal to noise ratio; Switches; Switching circuits; DAC; OTA integrator; Sigma-Delta modulator; comparator; decimator; filter; latch;
Conference_Titel :
TENCON 2012 - 2012 IEEE Region 10 Conference
Conference_Location :
Cebu
Print_ISBN :
978-1-4673-4823-2
Electronic_ISBN :
2159-3442
DOI :
10.1109/TENCON.2012.6412300