DocumentCode :
2973990
Title :
A hardware acceleration of a phylogenetic tree reconstruction with maximum parsimony algorithm using FPGA
Author :
Block, Henry ; Maruyama, Tetsuhiro
Author_Institution :
Syst. & Inf. Eng, Univ. of Tsukuba, Tsukuba, Japan
fYear :
2013
fDate :
9-11 Dec. 2013
Firstpage :
318
Lastpage :
321
Abstract :
In this paper, we present a hardware acceleration approach for a phylogenetic tree reconstruction with maximum parsimony algorithm using FPGA. The algorithm is based on a stochastic local search with the progressive tree neighborhood. The hardware architecture is divided in different units, each of which performs a specific task of the algorithm, to take advantage of the parallel processing capabilities of the FPGA. We show results for four real-world biological datasets, and compare them against results from two programs: our C++ implementation and TNT (a program for phylogenetic analysis). High acceleration rates are obtained against our C++ implementation, but not against TNT, which even shows to be faster in some cases. We conclude our work with a discussion on this issue.
Keywords :
biology computing; evolution (biological); field programmable gate arrays; parallel processing; stochastic processes; tree searching; C++ implementation; FPGA; TNT program; field programmable gate arrays; hardware acceleration; maximum parsimony algorithm; parallel processing; phylogenetic tree reconstruction; stochastic local search; Acceleration; Clocks; Equations; Field programmable gate arrays; Hardware; Phylogeny; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Technology (FPT), 2013 International Conference on
Conference_Location :
Kyoto
Print_ISBN :
978-1-4799-2199-7
Type :
conf
DOI :
10.1109/FPT.2013.6718376
Filename :
6718376
Link To Document :
بازگشت