• DocumentCode
    2978997
  • Title

    A Single-Chip Fail-Safe Microprocessor with Memory Data Comparison Feature

  • Author

    Shimamura, Kotaro ; Takehara, Takeshi ; Shima, Yosuke ; Tsunedomi, Kunihiko

  • Author_Institution
    Hitachi Res. Lab., Hitachi Ltd.
  • fYear
    2006
  • fDate
    Dec. 2006
  • Firstpage
    359
  • Lastpage
    368
  • Abstract
    A single-chip fail-safe microprocessor has been developed. It contains two processor cores and realizes self-checking feature by comparing the processing results of the two processor cores. In order to overcome redundant input disagreement problem, two mechanisms have been implemented. The one is input data exchange mechanism used with bus comparison feature. The other is memory data comparison and copy mechanism. With the memory data comparison mechanism, input data comparison overhead can be reduced, which is especially useful for short period control task with many input data. The microprocessor utilizes 0.18mum CMOS process and integrates 512KB RAM and 25M transistors random logic in a 14.75mm x 14.75mm die. With the developed microprocessor, the size of a fault-tolerant controller can be reduced, which makes it easy to embed fault-tolerant controllers into equipments controlled
  • Keywords
    fault tolerant computing; microprocessor chips; storage management; bus comparison feature; fault-tolerant controller; input data exchange mechanism; memory data comparison feature; redundant input disagreement problem; single-chip fail-safe microprocessor; Clocks; Computer errors; Fault tolerance; Fault tolerant systems; Laboratories; Microprocessors; Random access memory; Read-write memory; Size control; Transportation;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Dependable Computing, 2006. PRDC '06. 12th Pacific Rim International Symposium on
  • Conference_Location
    Riverside, CA
  • Print_ISBN
    0-7695-2724-8
  • Type

    conf

  • DOI
    10.1109/PRDC.2006.14
  • Filename
    4041922