DocumentCode :
2980154
Title :
An efficient postprocessor architecture for channel mismatch correction of time interleaved ADCs
Author :
Abbaszadeh, Asgar ; Dabbagh-Sadeghipour, Khosrov
Author_Institution :
Anasystem Azerbaijan, Tabriz, Iran
fYear :
2010
fDate :
11-13 May 2010
Firstpage :
382
Lastpage :
385
Abstract :
A pipelined post-processor architecture is proposed in this paper for digital background calibration of time interleaved ADCs. An adaptive filter technique is used for correction of offset and gain mismatches between ADC channels. Only one calibration unit is used for calibrating all ADC channels and increasing in the number of parallel channels in the time interleaved ADC does not considerably affect the required hardware for proposed postprocessor. FPGA synthesis of 10-bit 4-channel processor shows %55 reduction in hardware usage and %25 in power consumption over conventional architecture.
Keywords :
Adaptive filters; Calibration; Degradation; Field programmable gate arrays; Frequency; Hardware; Interleaved codes; Least squares approximation; Signal processing algorithms; Signal sampling; Time interleaved ADC; adaptive filter; channel mismatch; digital background calibration; least mean squares (LMS) and postprocessor;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Engineering (ICEE), 2010 18th Iranian Conference on
Conference_Location :
Isfahan, Iran
Print_ISBN :
978-1-4244-6760-0
Type :
conf
DOI :
10.1109/IRANIANCEE.2010.5507040
Filename :
5507040
Link To Document :
بازگشت