DocumentCode :
2986924
Title :
Within-die delay variability in 90nm FPGAs and beyond
Author :
Sedcole, Pete ; Cheung, Peter Y K
Author_Institution :
Dept. of Electr. & Electron. Eng., Imperial Coll. London
fYear :
2006
fDate :
Dec. 2006
Firstpage :
97
Lastpage :
104
Abstract :
Semiconductor scaling causes increasing and unavoidable within-die parametric variability. This paper describes accurate measurement techniques for characterising both systematic and stochastic delay variability in FPGAs. Results and analysis are presented from measurements made on a sample of 90nm devices, showing that delay per logic element varies stochastically by plusmn3.54% on average over the set. The delay also varies by up to 3.66% across a single die from correlated sources of variability. The results are extrapolated to determine the impact at future technology nodes. The predicted significant performance degradation that variability will cause demonstrates the importance of new circuit or system design techniques to cope with variations in future FPGAs
Keywords :
delay circuits; field programmable gate arrays; integrated circuit measurement; nanotechnology; 90 nm; FPGA; delay variability; semiconductor scaling; Automatic testing; Circuit testing; Delay effects; Educational institutions; Field programmable gate arrays; Flip-flops; Measurement techniques; Ring oscillators; Semiconductor devices; Stochastic systems;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Technology, 2006. FPT 2006. IEEE International Conference on
Conference_Location :
Bangkok
Print_ISBN :
0-7803-9729-0
Electronic_ISBN :
0-7803-9729-0
Type :
conf
DOI :
10.1109/FPT.2006.270300
Filename :
4042421
Link To Document :
بازگشت