DocumentCode :
2987967
Title :
Driving Analog Mixed Signal Verification through Verilog-AMS
Author :
Chandra, Sri
fYear :
2008
fDate :
4-8 Jan. 2008
Firstpage :
731
Lastpage :
731
Abstract :
The complexity of today´s SoCs and applications are driving the need for faster and more accurate mixed signal verification. Additionally the percentage of analog content in mixed-signal designs is increasing rapidly. This requires a change in mindset: no longer can the analog and digital modules be verified independantly. For these reasons Accellera has been leading the development of the Verilog-AMS standard, to enable accurate mixed signal design verification of systems containing thousands of analog/digital interface connections. The presentation will discuss the recent language enhancements that have been driven by the Verilog-AMS technical committee, to make system level analysis of analog and mixed signal designs much more efficient and accurate.
Keywords :
hardware description languages; integrated circuit design; mixed analogue-digital integrated circuits; Verilog-AMS; analog mixed signal verification; system level analysis; Energy management; Engineering profession; Hardware design languages; Power system management; Signal analysis; Signal design; Standards development; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2008. VLSID 2008. 21st International Conference on
Conference_Location :
Hyderabad
ISSN :
1063-9667
Print_ISBN :
0-7695-3083-4
Type :
conf
DOI :
10.1109/VLSI.2008.141
Filename :
4450587
Link To Document :
بازگشت