DocumentCode :
2988161
Title :
High performance RF SOI MOSFET varactor modeling and design
Author :
Wang, Jianning ; Roland, Jason ; Popp, Jeremy ; Zhu, Xunyu ; Hutchens, Chris ; Zhang, Yumin
Author_Institution :
Oklahoma State University, Stillwater, 74078, USA
fYear :
2006
fDate :
7-9 April 2006
Firstpage :
83
Lastpage :
86
Abstract :
This paper presents an RF model of an accumulation-mode MOS varactor with a high capacitance tuning range in a multi-finger layout. This model is based on the physical parameters of the device, and it can describe the voltage dependent capacitance, as well as the parasitic circuit elements. It employs a single topology with lumped elements derived from the device, so that it can be easily integrated into common circuit simulators, as well as directly linked to a p-cell. A Verilog-A model of the varactor has been presented and verified with Cadence for circuit simulation. Good agreements between measured data and simulation results were obtain in the frequency range of 0.1 to 10 GHz by de-embedding from the test frame.
Keywords :
Circuit optimization; Circuit simulation; Circuit topology; Frequency measurement; Hardware design languages; MOSFET circuits; Parasitic capacitance; Radio frequency; Varactors; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Region 5 Conference, 2006 IEEE
Conference_Location :
San Antonio, TX, USA
Print_ISBN :
978-1-4244-0358-5
Electronic_ISBN :
978-1-4244-0359-2
Type :
conf
DOI :
10.1109/TPSD.2006.5507455
Filename :
5507455
Link To Document :
بازگشت