DocumentCode :
2988184
Title :
Sampling Clock Design Method Research for Real-Time Spectrum Analyzer´s ADC
Author :
Shaowei Wu ; Kaiyu Qin
Author_Institution :
Inst. of Astronaut. & Aeronaut., UESTC, Chengdu, China
fYear :
2012
fDate :
7-9 Dec. 2012
Firstpage :
477
Lastpage :
479
Abstract :
With the modulation mode complexity and signal bandwidth increase, more rigorous requirement has been brought out to the sampling clock circuit of real time wide-band spectrum analyzer in order to achieve high performance of specifications, such as EVM. In this article, the author has analyzed the performance impact of sampling clock jitter to high speed sampling clock circuit, and by ADIsimPLL simulation, give out an implementation of high performance sampling circuit that meet the design requirement.
Keywords :
analogue-digital conversion; clocks; jitter; signal processing equipment; spectral analysers; ADC; ADIsimPLL simulation; high speed sampling clock circuit; modulation mode complexity; real time wide-band spectrum analyzer; sampling circuit; sampling clock design method research; sampling clock jitter; signal bandwidth; Bandwidth; Clocks; Frequency measurement; Jitter; Phase noise; Real-time systems; Signal to noise ratio; Broadband; Real-time spectrum analyzer; Sampling Clock;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Control Engineering and Communication Technology (ICCECT), 2012 International Conference on
Conference_Location :
Liaoning
Print_ISBN :
978-1-4673-4499-9
Type :
conf
DOI :
10.1109/ICCECT.2012.73
Filename :
6414061
Link To Document :
بازگشت