Title :
Automatic high level synthesis of partitioned busses
Author_Institution :
Paderborn Univ., Germany
Abstract :
A high level synthesis system maps operations of the behavior specification to functional units, minimizing the number of registers, multiplexers and wires. Arranging the results by a floorplanner often leads to a rather large amount of space for interconnections. This situation can be drastically improved if partitioned busses are generated instead of individual connections. For this purpose, a parameterized and powerful target architecture is defined. A method is presented which partitions a data flow graph towards a bus oriented design. A novel allocation method is introduced for this purpose. First experiments with this approach were successful and led to very small designs.<>
Keywords :
circuit CAD; circuit layout CAD; logic CAD; PARBUS; allocation method; behavior specification; bus oriented design; data flow graph; functional units; high level synthesis system; partitioned busses; Flow graphs; Hardware; High level synthesis; Length measurement; Microprocessors; Multiplexing; Power system interconnection; Processor scheduling; Switches; Wires;
Conference_Titel :
Computer-Aided Design, 1990. ICCAD-90. Digest of Technical Papers., 1990 IEEE International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-2055-2
DOI :
10.1109/ICCAD.1990.129909