DocumentCode :
2994154
Title :
Image computations on reconfigurable VLSI arrays
Author :
Miller, Russ ; Prasanna-Kumar, V.K. ; Reisis, Dionisios I. ; Stout, Quentin F.
Author_Institution :
Dept. of Comput. Sci., State Univ. of New York, Buffalo, NY, USA
fYear :
1988
fDate :
5-9 Jun 1988
Firstpage :
925
Lastpage :
930
Abstract :
The authors consider image computations on a mesh with reconfigurable bus (reconfigurable mesh). The architecture consists of an array of processors overlaid with a reconfigurable bus system. The reconfiguration scheme can be used to dynamically obtain various interconnection patterns among the processor elements. The reconfiguration scheme supports several parallel techniques developed on the CRCW PRAM (concurrent read, concurrent write parallel random-access machine) model, leading to asymptotically superior solution times to image problems compared to those on the mesh with multiple broadcasting, the mesh with multiple buses, the mesh-of-trees, and the pyramid computer
Keywords :
VLSI; computerised picture processing; parallel architectures; CRCW PRAM; computerised picture processing; image computations; interconnection patterns; parallel architectures; reconfigurable VLSI arrays; reconfigurable bus; Broadcasting; Computer architecture; Computer science; Computer vision; Concurrent computing; Delay effects; Image processing; Phase change random access memory; Switches; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Vision and Pattern Recognition, 1988. Proceedings CVPR '88., Computer Society Conference on
Conference_Location :
Ann Arbor, MI
ISSN :
1063-6919
Print_ISBN :
0-8186-0862-5
Type :
conf
DOI :
10.1109/CVPR.1988.196343
Filename :
196343
Link To Document :
بازگشت