Title :
Power minimization in LUT-based FPGA technology mapping
Author :
Wang, Zhi-Hong ; Liu, En-Cheng ; Lai, Jianbang ; Wang, Ting-Chi
Author_Institution :
Dept. of Inf. & Comput. Eng., Chung Yuan Christian Univ., Chung Li, Taiwan
Abstract :
We consider the problem of lookup table (LUT) based FPGA technology mapping for power minimization in combinational circuits. The problem has been previously proved to be NP-hard, and hence we present an efficient heuristic algorithm for it. The main idea of our algorithm is to exploit the “cut enumeration” technique to generate possible mapping solutions for the sub-circuit rooted at each node. However, for the consideration of both run time and memory space, only a fixed-number of solutions are selected and stored by our algorithm. To facilitate the selection process, a method that correctly calculates the estimated power consumption for each mapped sub-circuit is developed. The experimental results indicate that our algorithm reduces the average power consumption by up to 14.18%, and the average number of LUTs by up to 6.99% over an existing method
Keywords :
Boolean functions; circuit complexity; combinational circuits; directed graphs; field programmable gate arrays; logic CAD; low-power electronics; minimisation of switching nets; table lookup; Boolean network; FPGA technology mapping; NP-hard problem; combinational circuits; cut enumeration technique; directed acyclic graph; efficient heuristic algorithm; estimated power consumption; lookup table based; memory space; power minimization; run time; time complexity; Combinational circuits; Delay; Energy consumption; Field programmable gate arrays; Heuristic algorithms; Minimization; Power engineering computing; Programmable logic arrays; Programmable logic devices; Table lookup;
Conference_Titel :
Design Automation Conference, 2001. Proceedings of the ASP-DAC 2001. Asia and South Pacific
Conference_Location :
Yokohama
Print_ISBN :
0-7803-6633-6
DOI :
10.1109/ASPDAC.2001.913380