DocumentCode
2996544
Title
System level verification of video and image processing specifications
Author
Samsom, H. ; Franssen, F. ; Catthoor, F. ; De Man, H.
Author_Institution
IMEC, Leuven, Belgium
fYear
1995
fDate
13-15 Sep 1995
Firstpage
144
Lastpage
149
Abstract
A formal verification method is presented to verify the loop ordering of a high level transformed description against its original specification. The verification is done in an automatic way and its complexity is independent on the sizes of the loops bounds. Any practical structure of loop nests can be handled. The method is especially suited for applications in the area of speech, image and video processing, front-end telecom and numerical computing systems which exhibit many loops and complex multi-dimensional signals. The efficiency of the approach is demonstrated on several realistic examples
Keywords
computational complexity; formal specification; formal verification; image processing; complexity; formal verification method; front-end telecom; image processing specifications; loop ordering; numerical computing; system level verification; video processing; Automatic control; Communication system control; Computational modeling; Control systems; Formal verification; Image processing; Signal processing; Speech processing; Telecommunication computing; Telecommunication control;
fLanguage
English
Publisher
ieee
Conference_Titel
System Synthesis, 1995., Proceedings of the Eighth International Symposium on
Conference_Location
Cannes
ISSN
1080-1820
Print_ISBN
0-8186-7076-2
Type
conf
DOI
10.1109/ISSS.1995.520626
Filename
520626
Link To Document