DocumentCode
2996934
Title
A reconfigurable systolic primitive processor for signal processing
Author
Stouraitis, T. ; Natarajan, S. ; Taylor, F.J.
Author_Institution
University of Florida, Gainesville, FL
Volume
10
fYear
1985
fDate
31138
Firstpage
280
Lastpage
283
Abstract
Recent developments in the area of logarithmic number systems have demonstrated that when properly configured, floating point precision can be achieved at fixed point speeds. To overcome the 12-bit historical address space limit of high speed lookup memory devices, a new Adaptive Radix Processor is proposed and an error analysis is performed. Interconnecting a number of identical ARPs, fast and compact DSP systems can be designed operating on a low error budget over a large dynamic range. Examples are presented using a "shared memory design. Finally, due to identical processors used in the designs reconfiguration can be used to fully utilize the available hardware and/or introduce a degree of fault tolerance.
Keywords
Computer architecture; Digital signal processing; Dynamic range; Fault tolerance; Performance analysis; Roundoff errors; Signal processing; Speech; Systolic arrays; Table lookup;
fLanguage
English
Publisher
ieee
Conference_Titel
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '85.
Type
conf
DOI
10.1109/ICASSP.1985.1168508
Filename
1168508
Link To Document