• DocumentCode
    2997628
  • Title

    Co-evaluation of FPGA architectures and the CAD system for telecommunication

  • Author

    Hayashi, Tsunemasa ; Takabara, A. ; Fukami, Ken-nosuke

  • Author_Institution
    Syst. Electron. Labs., NTT, Japan
  • fYear
    1997
  • fDate
    28-31 Jan 1997
  • Firstpage
    1
  • Lastpage
    8
  • Abstract
    We propose an FPGA architecture for next generation B-ISDN telecommunications systems. Such a system requires an FPGA in which an over 10 K gates circuit can be implemented and that has a clock cycle rate of 80 MHz. While the FPGA architecture has been discussed in terms of its circuit structure, we consider the circuit structure of the FPGA with its CAD tools. We evaluate several FPGA logic-element structures with a technology mapping method. From our experiments, the multiplexer based logic-element is found to be suitable for implementing such a high-speed circuit using the BDD-based technology mapping method
  • Keywords
    B-ISDN; asynchronous transfer mode; circuit diagrams; field programmable gate arrays; logic CAD; logic gates; multiplexing equipment; telecommunication computing; 80 MHz; B-ISDN telecommunications; BDD; CAD system; FPGA architecture evaluation; binary decision diagrams; circuit structure; clock cycle rate; high-speed circuit; logic-element structures; multiplexor based logic-element; technology mapping method; Asynchronous transfer mode; B-ISDN; Boolean functions; Data structures; Design automation; Field programmable gate arrays; Integrated circuit technology; Laboratories; Logic; Table lookup;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design Automation Conference, 1997. Proceedings of the ASP-DAC '97 Asia and South Pacific
  • Conference_Location
    Chiba
  • Print_ISBN
    0-7803-3662-3
  • Type

    conf

  • DOI
    10.1109/ASPDAC.1997.600050
  • Filename
    600050