Title :
Clock and Data Recovery Circuit Using Digital Phase Aligner and Phase Interpolator
Author :
Lee, Seung-Woo ; Seong, Chang-Kyung ; Choi, Woo-Young ; Lee, Bhum-Cheol
Author_Institution :
Switching Technology Team, Electronics and Telecommunications Research Institute, Daejon, Korea. beewoo@etri.re.kr
Abstract :
Clock and data recovery circuit using digital phase aligner and phase interpolator is proposed for multi-channel link applications. The proposed circuit reduces recovered clock jitter and alleviates the problem of distorted clock duty cycle. It is realized in 0.13um CMOS technology. Its power dissipation is 9.7mW at 1.2V power supply and its occupation area is 290Ã230um2 with multi-phase clock generation block. The experimental results show that the proposed circuit recovers 1Gb/s of 27-1 PRBS with no error.
Keywords :
CMOS technology; Circuits; Clocks; Filters; Flip-flops; Jitter; Phase locked loops; Power dissipation; Switches; Timing;
Conference_Titel :
Circuits and Systems, 2006. MWSCAS '06. 49th IEEE International Midwest Symposium on
Conference_Location :
San Juan, PR
Print_ISBN :
1-4244-0172-0
Electronic_ISBN :
1548-3746
DOI :
10.1109/MWSCAS.2006.382156