DocumentCode :
3001156
Title :
A complete test strategy based on interacting and hierarchical FSMs
Author :
Fummi, F. ; Sciuto, D.
Author_Institution :
Dipt. di Elettronica e Inf., Politecnico di Milano, Italy
Volume :
4
fYear :
1997
fDate :
9-12 Jun 1997
Firstpage :
2709
Abstract :
Control-dominated architectures are usually specified, in a hardware description language (HDL), by means of a composition of FSMs. This paper presents two FSM-based models which can be extracted from a Statechart or a HDL description. Such models are compared to the description of the device at the different abstraction levels of a standard synthesis flow. This comparison simplifies the testing problem producing a complete testing strategy that uses functional information to perform scan insertion, redundancies removal and test pattern generation even for devices which cannot be satisfactorily analyzed at the gate level
Keywords :
automatic testing; design for testability; finite state machines; hardware description languages; integrated circuit testing; logic testing; sequential circuits; Statechart; abstraction levels; functional information; hardware description language; hierarchical FSMs; scan insertion; sequential test pattern generation; standard synthesis flow; test strategy; Automata; Circuit faults; Circuit synthesis; Circuit testing; Hardware design languages; Pattern analysis; Performance analysis; Performance evaluation; Sequential analysis; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1997. ISCAS '97., Proceedings of 1997 IEEE International Symposium on
Print_ISBN :
0-7803-3583-X
Type :
conf
DOI :
10.1109/ISCAS.1997.612884
Filename :
612884
Link To Document :
بازگشت