DocumentCode :
3001170
Title :
Direct evaluation of gate line edge roughness impact on extension profiles in sub-50nm N-MOSFETs
Author :
Fukutome, H. ; Aoyama, T. ; Momiyama, Y. ; Kubo, T. ; Tagawa, Y. ; Arimoto, H.
Author_Institution :
Fujitsu Labs. Ltd., Tokyo, Japan
fYear :
2004
fDate :
13-15 Dec. 2004
Firstpage :
433
Lastpage :
436
Abstract :
We directly evaluated the impact of gate line edge roughness (LER) on two-dimensional carrier profiles in sub-50-nm n-FETs. Using scanning tunneling microscopy, we clearly observed that the roughness of the extension edges induced by the gate LER strongly depended on the implanted dose, pockets, and co-implantations. Impurity diffusion suppressed by a nitrogen (N) co-implant enhanced the roughness of the extension edges, which caused fluctuation in the device performance. We verified the expected impact of the N co-implant on the electrical performance of the n-FETs.
Keywords :
MOSFET; nanoelectronics; scanning tunnelling microscopy; semiconductor doping; 2D carrier profiles; N-MOSFETs; device performance; electrical performance; extension edges; gate line edge roughness; impurity diffusion; scanning tunneling microscopy; Degradation; Doping profiles; Electrodes; FETs; Impurities; Leakage current; MOSFET circuits; Microscopy; Nitrogen; Tunneling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 2004. IEDM Technical Digest. IEEE International
Print_ISBN :
0-7803-8684-1
Type :
conf
DOI :
10.1109/IEDM.2004.1419179
Filename :
1419179
Link To Document :
بازگشت