DocumentCode
3004331
Title
A 286 MHz 64-bit floating point multiplier with enhanced CG operation
Author
Makino, Hiroshi ; Suzuki, Hiroaki ; Morinaka, Hiroyuki ; Nakase, Yasunobu ; Mashiko, Koichiro
Author_Institution
LSI Res. & Dev. Lab., Mitsubishi Electr. Corp., Itami, Japan
fYear
1995
fDate
8-10 June 1995
Firstpage
15
Lastpage
16
Abstract
High speed floating point (FP) multipliers are essential for high speed calculation systems because increasingly large numbers of FP multiplications must be carried out in various applications such as scientific calculation and computer graphics (CG). CG, in particular, requires enormous amount of FP multiplications to obtain high quality images required for multimedia systems. To realize high speed, the critical path delay must be minimized. In this paper, we discuss a method to shorten the delay time of the critical path. Then we present an FP multiplier design based on the method. A special function for CG is also implemented without increasing the critical path delay. Finally, we show the fabrication and test results of the FP multiplier.
Keywords
VLSI; computer graphic equipment; computer graphics; delays; floating point arithmetic; multimedia systems; multiplying circuits; 286 MHz; 64 bit; computer graphics; critical path delay; enhanced CG operation; floating point multiplier; high quality images; multimedia systems; Application software; CMOS logic circuits; Character generation; Circuit simulation; Computer graphics; Degradation; Delay effects; Laboratories; Large scale integration; Logic gates;
fLanguage
English
Publisher
ieee
Conference_Titel
VLSI Circuits, 1995. Digest of Technical Papers., 1995 Symposium on
Conference_Location
Kyoto, Japan
Print_ISBN
0-7800-2599-0
Type
conf
DOI
10.1109/VLSIC.1995.520666
Filename
520666
Link To Document