Title :
The impact of channel-width on threshold voltage for short channel devices
Author :
Gupta, Kiran Agarwal ; Venkateswarlu, V. ; Anvekar, Dinesh ; Basu, Sumit
Author_Institution :
Dept. of E&C, DSCE (VTU), Bangalore, India
Abstract :
Technology advances has enabled reduction in transistor dimensions to almost nm scale dimensions as low as 25 nm. CMOS circuits designed for deep submicron technology have imposed new design challenges called as submicron or second order short channel effects (SCE). These SCE contribute to maximum static power dissipation and are closely related to the aspect ratio of the device. In this paper, we present behavior of a low power multi supply voltage (multi-VDD) interface circuit with respect to variation in aspect ratio of the sleep transistor. The simulation results show variation of threshold voltage for given technology with respect to the variation in channel width in contrast to previous device theory which says threshold voltage is process dependent. We have tried to optimize the level shifter circuit for high performance and low power by varying channel width. The circuit performance can be improved by increasing channel width of transistors in critical path and decreasing channel width for sleep transistor resulting in high threshold voltage. This reduces sub threshold, short circuit and leakage currents. Simulations have been carried out using Cadence Virtuoso Spectre simulator with 0.18μm technology.
Keywords :
CMOS integrated circuits; VLSI; circuit optimisation; circuit simulation; integrated circuit design; leakage currents; low-power electronics; power supply circuits; short-circuit currents; CMOS circuit; cadence virtuoso spectre simulator; channel-width impact; deep submicron technology; device theory; leakage current; level shifter circuit; low power multi supply voltage interface circuit; maximum static power dissipation; second order short channel effect; short channel device; short circuit; sleep transistor; threshold voltage; transistor dimension reduction; transistors channel width; varying channel width; Delay; Leakage current; Logic gates; Power dissipation; Switching circuits; Threshold voltage; Transistors; DIBL; Deep Submicron; Level Shifter; MSV; SCE; Sub-threshol; Threshold variation;
Conference_Titel :
TENCON 2011 - 2011 IEEE Region 10 Conference
Conference_Location :
Bali
Print_ISBN :
978-1-4577-0256-3
DOI :
10.1109/TENCON.2011.6129202