Title :
A bit-parallel block-parallel functional memory type parallel processor LSI for fast addition and multiplication
Author :
Kobayashi, Kazutoshi ; Onodera, Hidetoshi ; Tamaru, Keikichi
Author_Institution :
Dept. of Electron., Kyoto Univ., Japan
Abstract :
We developed a new LSI chip based on the bit-parallel block-parallel functional memory type parallel processor (BPBP FMPP) architecture. The chip includes 1024 bit (32 word/spl times/32 bit) memory storage cells on a 45 mm/sup 2/ die using a 1.2 /spl mu/m CMOS process, and achieves 5 MHz clock rate at the worst case simulation. The BPBP FMPP LSI has capabilities of addition in O(1) and multiplication in O(m), where m represents the number of bits. Such functionality enhances its applicability into vast fields, where numerical operations are required.
Keywords :
CMOS digital integrated circuits; digital arithmetic; large scale integration; microprocessor chips; parallel architectures; 1.2 micron; 32 bit; 5 MHz; CMOS process; addition; applicability; bit-parallel block-parallel functional memory; clock rate; memory storage cells; multiplication; numerical operations; parallel processor LSI; worst case simulation; CADCAM; CMOS process; Central Processing Unit; Clocks; Computer aided manufacturing; Hardware; Large scale integration; Memory architecture; Registers; Very large scale integration;
Conference_Titel :
VLSI Circuits, 1995. Digest of Technical Papers., 1995 Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
0-7800-2599-0
DOI :
10.1109/VLSIC.1995.520685