DocumentCode :
3008805
Title :
Property verification in the design of telecom applications
Author :
Bombana, M. ; Cavalloro, P. ; Ferrandi, F.
Author_Institution :
DRSI, Milan, Italy
fYear :
1997
fDate :
28-31 Jan 1997
Firstpage :
167
Lastpage :
172
Abstract :
The industrial interest in the application of formal methods in the design of complex ASICs is noteworthy to improve the efficiency of the design process (reduced time-to-market) and to increase the quality of the final products (increased competitive profile). In this paper we focus our attention on design capture and functional verification, two critical phases in the current design methodologies. A modular toolset built around a model checker is described. A telecom co-processor is presented, and general properties derived. A user-oriented taxonomy of properties is introduced to support the design practice. Guidelines for the application of this technique are inferred from the example and generalized
Keywords :
application specific integrated circuits; computational complexity; coprocessors; formal specification; formal verification; hardware description languages; telecommunication computing; complex ASICs; design capture; design process; formal methods; functional verification; model checker; modular toolset; property verification; telecom applications design; telecom co-processor; user-oriented taxonomy; Computational efficiency; Computer industry; Coprocessors; Design methodology; Electronic mail; Guidelines; Process design; Taxonomy; Telecommunications; Time to market;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1997. Proceedings of the ASP-DAC '97 Asia and South Pacific
Conference_Location :
Chiba
Print_ISBN :
0-7803-3662-3
Type :
conf
DOI :
10.1109/ASPDAC.1997.600106
Filename :
600106
Link To Document :
بازگشت