Title :
A CMOS limiting amplifier and signal-strength indicator
Author :
Khorram, S. ; Rofougaran, A. ; Abidi, A.A.
Author_Institution :
Dept. of Electr. Eng., California Univ., Los Angeles, CA, USA
Abstract :
Although all commercially available monolithic log amps today are bipolar ICs, CMOS is equally well-suited to implement the successive-detection architecture. We report here on the design and performance of such a logarithmic amplifier, which is part of a monolithic all-CMOS spread-spectrum 900 MHz wireless transceiver. In the intended use, a received 160 kb/s binary-FSK signal is amplified at RF, directly downconverted to DC, and applied to the logarithmic amplifier after channel-select filtering. The amplifier provides two useful outputs. First, the limited output from the cascade of clipping amplifiers contains the data encoded as signal phase in the zero-crossings. Second, the circuit produces a logarithmic signal-strength measurement to an accuracy of 1 dB over a 80 dB dynamic range.
Keywords :
CMOS analogue integrated circuits; amplifiers; limiters; signal detection; CMOS limiting amplifier; binary-FSK signal; cascaded clipping amplifiers; channel-select filtering; dynamic range; monolithic logarithmic amplifier; signal-strength measurement; spread-spectrum wireless transceiver; successive-detection; Circuits; Dynamic range; Filtering; Gain; Laboratories; Land mobile radio; MOS devices; Rectifiers; System-on-a-chip; Telephone sets;
Conference_Titel :
VLSI Circuits, 1995. Digest of Technical Papers., 1995 Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
0-7800-2599-0
DOI :
10.1109/VLSIC.1995.520702