Title :
A fast and compact circuit for integer square root computation based on Mitchell logarithmic method
Author :
Low, Joshua Yung Lih ; Jong, Ching Chuen ; Low, Jeremy Yung Shern ; Tay, Thian Fatt ; Chang, Chip-Hong
Author_Institution :
School of Electrical and Electronic Engineering, Nanyang Technological University, Singapore 639798
Abstract :
A novel non-iterative circuit for computing integer square root based on logarithm is proposed in the paper. Mitchell´s methods are used for the logarithmic and antilogarithmic conversions. The proposed method merges two conversion stages into a single one to achieve better accuracy with a compact architecture. Hence, the circuit size and latency are reduced. Compared to an existing design based on the modified Dijkstra algorithm used in a coherent receiver, the proposed design is either 8 times smaller or 9 times faster for 16-bit integer input.
Keywords :
Algorithm design and analysis; Classification algorithms; Computer architecture; Delay; Linear approximation; Piecewise linear approximation;
Conference_Titel :
Circuits and Systems (ISCAS), 2012 IEEE International Symposium on
Conference_Location :
Seoul, Korea (South)
Print_ISBN :
978-1-4673-0218-0
DOI :
10.1109/ISCAS.2012.6271459