DocumentCode :
3012386
Title :
Design and implementation of a Radix-100 division unit
Author :
Wang, Zhuo ; Han, Liu ; Ko, Seok-Bum
Author_Institution :
Department of Electrical and Computer Engineering, University of Saskatchewan, Saskatoon, Canada
fYear :
2012
fDate :
20-23 May 2012
Firstpage :
1239
Lastpage :
1242
Abstract :
This paper presents a Radix-100 divider based on decimal non-restoring and selection by truncation method. Two decimal quotient digits can be selected in each iteration, which can reduce half of the iteration cycles. Initialization is required to scale the divisor into a pre-calculated range, and also used for generating some multiples of the scaled divisor. Implemented with STM 90-nm standard cells library, the proposed architecture takes 14 clock cycles, which is 373 FO4 to reach the desired accuracy. The latency is much shorter than Radix-10 dividers.
Keywords :
Accuracy; Adders; Computer architecture; Equations; Libraries; Program processors; Standards;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2012 IEEE International Symposium on
Conference_Location :
Seoul, Korea (South)
ISSN :
0271-4302
Print_ISBN :
978-1-4673-0218-0
Type :
conf
DOI :
10.1109/ISCAS.2012.6271460
Filename :
6271460
Link To Document :
بازگشت