DocumentCode :
3014495
Title :
A Novel Algorithm for Nesting of 3-Dimensional Parts
Author :
Zhao, Qiang ; Liu, Suming ; Zhang, Ling
Author_Institution :
Sch. of Mech. Eng., Hebei Univ. of Eng., Handan, China
fYear :
2009
fDate :
8-9 Dec. 2009
Firstpage :
180
Lastpage :
183
Abstract :
The nesting of 3-dimensional parts problem is important for practical applications. In the field of VLSI design, the nesting of 3-dimensional parts problem arises from both the packing of the 3-D integrated circuits and the task schedule of FPGA design. In this paper, we propose a novel floor plan representation, named 3-Dimensional Corner Layout List to encode the topology of the 3-D nesting. Based on triple string, we can represent general nesting including slicing and nonslicing. Our algorithm is very effective that the transformation from 3D layout list to the real nesting need only linear time computation effort. Based on simulated annealing algorithm, we can optimize the 3D nesting effectively. Experimental results show that our algorithm is effective and efficient.
Keywords :
VLSI; circuit layout; field programmable gate arrays; integrated circuit design; simulated annealing; three-dimensional integrated circuits; 3-dimensional corner layout list; 3-dimensional parts nesting; 3D integrated circuits; FPGA design task schedule; VLSI design; floor plan representation; linear time computation effort; nonslicing; simulated annealing algorithm; slicing; triple string; Asia; Circuit topology; Computational modeling; Field programmable gate arrays; Mechanical engineering; Scheduling; Simulated annealing; Three-dimensional integrated circuits; Upper bound; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent Interaction and Affective Computing, 2009. ASIA '09. International Asia Symposium on
Conference_Location :
Wuhan
Print_ISBN :
978-0-7695-3910-2
Electronic_ISBN :
978-1-4244-5406-8
Type :
conf
DOI :
10.1109/ASIA.2009.8
Filename :
5375993
Link To Document :
بازگشت