DocumentCode
3015461
Title
An Ultra-Dynamic Voltage Scalable (U-DVS) 10T SRAM with bit-interleaving capability
Author
Chen, Junchao ; Chong, Kwen-Siong ; Gwee, Bah-Hwee ; Chang, Joseph S.
Author_Institution
School of Electrical & Electronic Engineering, Nanyang Technological University, Singapore
fYear
2012
fDate
20-23 May 2012
Firstpage
1835
Lastpage
1838
Abstract
We propose a dynamic voltage scalable SRAM capable of efficient bit-interleaving in column to tolerate multiple-bits soft error when integrated with error correction codes (ECC). First, a 10T SRAM bitcell is proposed. It activates only intended bitcells so that stability problem of half-selected bitcells is completely eliminated and the power dissipation in half-selected columns is significantly reduced. Second, a configurable DVS scheme is employed to enable the bitcell to operate like differential 8T during super-threshold region which results in faster operation. The proposed SRAM can operate up to 1.2GHz at 1.2V using 65nm CMOS process. Third, a segmented column multiplex with low overhead is proposed, which greatly reduces the power dissipation due to the column control signals. Consequently, the write and read power dissipations are reduced by up to 40% and 67% respectively. Forth, a hierarchical read bitline is used to reduce the read bitline discharge delay variation due to local and global process variation in subthreshold region, which is a major portion of memory access time. Based on our simulation results, the worst case read bitline discharge delay is reduced by more than 12× at VDD of 0.3V.
Keywords
Delay; Discharges (electric); Multiplexing; Power dissipation; Random access memory; Transistors; Voltage control;
fLanguage
English
Publisher
ieee
Conference_Titel
Circuits and Systems (ISCAS), 2012 IEEE International Symposium on
Conference_Location
Seoul, Korea (South)
ISSN
0271-4302
Print_ISBN
978-1-4673-0218-0
Type
conf
DOI
10.1109/ISCAS.2012.6271625
Filename
6271625
Link To Document