• DocumentCode
    3018367
  • Title

    Low Power Test Compression Technique for Designs with Multiple Scan Chain

  • Author

    Shi, Youhua ; Togawa, Nozomu ; Yanagisawa, Masao ; Ohtsuki, Tatsuo ; Kimura, Shinji

  • Author_Institution
    Waseda University, Japan
  • fYear
    2005
  • fDate
    18-21 Dec. 2005
  • Firstpage
    386
  • Lastpage
    389
  • Abstract
    This paper presents a new DFT technique that can significantly reduce test data volume as well as scan-in power consumption for multiscan-based designs. It can also help to reduce test time and tester channel requirements with small hardware overhead. In the proposed approach, we start with a pre-computed test cube set and fill the don’t-cares with proper values for joint reduction of test data volume and scan power consumption. In addition we explore the linear dependencies of the scan chains to construct a fanout structure only with inverters to achieve further compression. Experimental results for the larger ISCAS’89 benchmarks show the efficiency of the proposed technique.
  • Keywords
    Benchmark testing; Computer science; Design for testability; Electronic design automation and methodology; Energy consumption; Hardware; Inverters; Manufacturing; Production systems; System testing;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Test Symposium, 2005. Proceedings. 14th Asian
  • ISSN
    1081-7735
  • Print_ISBN
    0-7695-2481-8
  • Type

    conf

  • DOI
    10.1109/ATS.2005.76
  • Filename
    1575460