DocumentCode :
3018716
Title :
Optimization of thermal resistance in quasi monolithic integration technology (QMIT) structure
Author :
Joodaki, M. ; Kompa, G. ; Hillmer, H. ; Kassing, R.
Author_Institution :
Dept. of High Frequency Eng., Kassel Univ., Germany
fYear :
2001
fDate :
2001
Firstpage :
12
Lastpage :
17
Abstract :
Quasi-monolithic integration technology (QMIT) is a new alternative to monolithic circuit fabrication for microwave and millimeter wave integrated circuits. Static thermal analysis of the standard QMIT structure has already been performed and the effects of different factors and parameters such as epoxy thermal conductivity, distance between active device and Si substrate (W), front side substrate metallization and heat spreader on the back side have been described (Joodaki et al, 2000). In the first structure (or standard structure) of QMIT, the holes in which the active devices are placed have been created by using conventional wet etching of silicon in KOH. It is well known that by using dry etching, the hole dimensions on the front side of the Si-wafer are more uniform, accurate and reproducible. There are two other possible structures, by using full dry etching, and through a combination of wet etching and dry etching. In this paper, a 2D finite element (FE) static heat transfer simulation has been used to find the best structure among these three structures and optimise its geometry and all its physical properties for lower thermal resistance, which makes it possible to use QMIT for high power microwave circuit applications. The results show that a combination of dry etching and wet etching gives a lower thermal resistance than the other two and with backside plating of 275 μm gold as a heat spreader, epoxy thermal conductivity of 4 W/m.K and W of 5 μm, a thermal resistance of less than 10°C/W is possible
Keywords :
circuit optimisation; circuit simulation; cooling; etching; finite element analysis; heat sinks; hybrid integrated circuits; integrated circuit packaging; microwave integrated circuits; millimetre wave integrated circuits; sputter etching; thermal analysis; thermal conductivity; thermal management (packaging); thermal resistance; 275 micron; 2D finite element static heat transfer simulation; 5 micron; Au backside plating; KOH; KOH wet etching; QMIT structure; Si; active device-Si substrate distance; back side heat spreader; dry etching; epoxy thermal conductivity; front side substrate metallization; heat spreader; hole dimensions; microwave integrated circuits; millimeter wave integrated circuits; monolithic circuit fabrication; optimization; physical properties; power microwave circuit applications; quasi monolithic integration technology structure; silicon; standard QMIT structure; static thermal analysis; thermal resistance; wet/dry etching combination; Cogeneration; Dry etching; Electromagnetic heating; Integrated circuit technology; Millimeter wave technology; Monolithic integrated circuits; Thermal conductivity; Thermal factors; Thermal resistance; Wet etching;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Thermal Measurement and Management, 2001. Seventeenth Annual IEEE Symposium
Conference_Location :
San Jose, CA
Print_ISBN :
0-7803-6649-2
Type :
conf
DOI :
10.1109/STHERM.2001.915136
Filename :
915136
Link To Document :
بازگشت