DocumentCode :
3020868
Title :
A second generation Silicon compiler for bit-serial signal processing architecture
Author :
Cheung, Y.S. ; Leung, S.C.
Author_Institution :
University of Hong Kong, Hong Kong
Volume :
12
fYear :
1987
fDate :
31868
Firstpage :
487
Lastpage :
490
Abstract :
This paper describes a silicon compiler for bit serial signal processing architecture. Some of its features are inherited from the FIRST [4] compiler. A description language is designed to provide a higher-level abstraction and concise specification of physical systems. The compiler automatically computes, all the necessary timing requirements for bit-serial time-alignment and generates the necessary control networks. Two examples, a second order autorecursive filter and a fast Fourier transform processor are used as illustrations of the features provided by the compiler.
Keywords :
Automatic control; Automatic generation control; Design methodology; Fast Fourier transforms; Filters; LAN interconnection; Signal generators; Signal processing; Silicon compiler; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '87.
Type :
conf
DOI :
10.1109/ICASSP.1987.1169890
Filename :
1169890
Link To Document :
بازگشت