Title :
High-quality FPGA designs through functional decomposition with sub-function input support selection based on information relationship measures
Author :
Chojnacki, Artur ; Jiwiak, L.
Author_Institution :
Eindhoven Univ. of Technol., Netherlands
Abstract :
Functional decomposition seems to be the most effective circuit synthesis approach for look-up table (LUT) FPGAs, (C)PLDs and complex gates. Since LUT FPGAs are used in numerous important applications and constitute a foundation for the novel re-configurable system-on-a-chip platforms, an adequate synthesis for this target is of primary importance for the modern system industry. In the functional decomposition targeting LUT FPGAs, the circuit is constructed by recursively decomposing a given function and its sub-functions until each of the resulting sub-functions can be directly implemented with a LUT. The impact support selection for the sub-functions that are constructed in this process decides the quality of the resulting multi-level circuit to a high degree. In this paper; we propose a new effective method for the sub-function input support selection and discuss its application in our circuit synthesis tool that targets LUT-based FPGAs. The experimental results demonstrate that the proposed approach lends to extremely fast and very small circuits. The circuits consume on average over 2 times less logic blocks (CLBs) and are over 1.5 times faster than the circuits produced by the best state-of-the-art commercial tools
Keywords :
application specific integrated circuits; circuit CAD; field programmable gate arrays; logic CAD; multivalued logic circuits; table lookup; FPGA designs; PLDs; circuit synthesis approach; circuit synthesis tool; functional decomposition; information relationship measures; logic blocks; look-up table; multi-level circuit; re-configurable system-on-a-chip platforms; sub-function input support selection; Boolean functions; Circuit synthesis; Field programmable gate arrays; Integrated circuit interconnections; Logic circuits; Microelectronics; Modems; Structural engineering; System-on-a-chip; Table lookup;
Conference_Titel :
Quality Electronic Design, 2001 International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
0-7695-1025-6
DOI :
10.1109/ISQED.2001.915264