DocumentCode :
3021265
Title :
Early detection of design sensitivities that cause yield loss for new products
Author :
Ross, Ron ; McCaskand, K.
Author_Institution :
Texas Instrum. Inc., TX, USA
fYear :
2001
fDate :
2001
Firstpage :
427
Lastpage :
430
Abstract :
This paper describes an analytical method for detecting IC design sensitivities that adversely, affect wafer probe yields. The same method can also detect systematic process problems that affect probe yields. The method not only detects these sensitivities, but also can give valuable information about why the probe yield is affected. Also, quantitative yield limits can be calculated for each sensitivity thus making it possible to create a yield loss Pareto and concentrate yield improvement efforts on those sensitivities causing the greatest loss. This method has proven to be accurate and reliable when performed on data from significantly fewer wafers than might be required for other techniques. An automated computer program has been developed by the authors to perform the analysis
Keywords :
Pareto distribution; integrated circuit design; integrated circuit yield; sensitivity analysis; IC design; automated computer program; design sensitivities; quantitative yield limits; systematic process problems; wafer probe yields; yield loss; yield loss Pareto; Frequency; Instruments; Pareto analysis; Performance analysis; Performance evaluation; Probes; Process design; Sensitivity analysis; Testing; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2001 International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
0-7695-1025-6
Type :
conf
DOI :
10.1109/ISQED.2001.915266
Filename :
915266
Link To Document :
بازگشت