DocumentCode :
3021449
Title :
Modelling and designing reliable on-chip-communication devices in MPSoCs with real-time requirements
Author :
Sebastian, Maurice ; Ernst, Rolf
Author_Institution :
Inst. of Comput. & Commun. Network Eng., Braunschweig
fYear :
2008
fDate :
15-18 Sept. 2008
Firstpage :
1465
Lastpage :
1472
Abstract :
Due to continuous technology downscaling modern MPSoCs become more and more susceptible to the occurrence of internal errors in computational cores as well as in the on-chip-communication infrastructure. The usage of appropriate techniques is necessary to counteract these errors and thus preventing them from originating a system failure. In this paper we will explore the impact of fault tolerance mechanisms for on-chip communication components in real-time systems. Therefore we will introduce a behavioural model of on-chip communication including a simple simulation framework that can easily be adapted to existing system-on-chip bus architectures. Based on that model several simulations will be performed to determine the reliability of an exemplary on-chip-bus. Our experimental results show that design decisions concerning fault tolerance strongly rely on platform and application characteristics like transmission speed or communication amount.
Keywords :
fault tolerance; integrated circuit reliability; logic design; real-time systems; system-on-chip; MPSoC; fault tolerance mechanism; microprocessor; on-chip-communication device design; real-time system; system-on-chip bus reliability; Computer errors; Computer networks; Delay; Error correction; Error correction codes; Fault tolerance; Fault tolerant systems; Real time systems; System-on-a-chip; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Emerging Technologies and Factory Automation, 2008. ETFA 2008. IEEE International Conference on
Conference_Location :
Hamburg
Print_ISBN :
978-1-4244-1505-2
Electronic_ISBN :
978-1-4244-1506-9
Type :
conf
DOI :
10.1109/ETFA.2008.4638589
Filename :
4638589
Link To Document :
بازگشت