DocumentCode :
3024841
Title :
On-chip communication hardware resources for globally asynchronous and locally synchronous systems
Author :
Narayana, Supradeep
Author_Institution :
Dept. of Electr. & Comput. Eng., Stony Brook Univ., NY, USA
fYear :
2005
fDate :
7-9 Dec. 2005
Abstract :
Globally asynchronous and locally synchronous systems have been considered as a promising solution for the SOC to solve the problems of multiple clock distribution and multiple clock skew. The problem of regulated flow of data between the processing cores could be better addressed with local and global control mechanisms. In this paper an attempt to develop such interface architectures for point to point communication between processing cores is presented. The paper also provides a hierarchical control model for the local and global controllers.
Keywords :
multiprocessing systems; system-on-chip; globally asynchronous systems; hierarchical control model; interface architectures; locally synchronous systems; multiple clock distribution; multiple clock skew; on-chip communication hardware resources; point-point communication; system on chip; Centralized control; Clocks; Communication system control; Control systems; Distributed control; Frequency; Hardware; Signal generators; System-on-a-chip; Voltage control; Globally asynchronous and locally synchronous; buffers; island level global controllers.; local buffer controllers; voltage and frequency islands;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel Architectures,Algorithms and Networks, 2005. ISPAN 2005. Proceedings. 8th International Symposium on
ISSN :
1087-4089
Print_ISBN :
0-7695-2509-1
Type :
conf
DOI :
10.1109/ISPAN.2005.64
Filename :
1575828
Link To Document :
بازگشت