DocumentCode :
302631
Title :
A 3 V fully integrated digital FM demodulator based on a CMOS pulse-shrinking delay line
Author :
Rahkonen, Timo ; Malo, Esa ; Kostamovaara, Juha
Author_Institution :
Electron. Lab., Oulu Univ., Finland
Volume :
2
fYear :
1996
fDate :
12-15 May 1996
Firstpage :
572
Abstract :
A fully digital, low-power FM demodulator circuit is presented. The function of the demodulator is based on measuring the cycle time of hard-limited IF signal with subnanosecond resolution which is achieved by combining a 20 MHz counter with a 64 tap voltage-controlled pulse shrinking delay line interpolator. The main features of this new detector are a very stable demodulation gain and low and known distortion. The demodulator is implemented in a 0.8 μm CMOS process and tested in a mobile telephone environment with external limiting amplifier and D/A converter at an IF frequency of 455 kHz and maximum deviation of 4-8 kHz. Test results showed a performance of SNR over 45 dB and SINAD of 40 dB. The demodulator consumes about 1 mA from a single 3 V supply
Keywords :
delay lines; demodulators; frequency modulation; mobile radio; pulse shaping circuits; 0.8 micron; 1 mA; 20 MHz; 3 V; 455 kHz; CMOS delay line; D/A converter; IF frequency; SINAD; SNR; cycle time; demodulation gain; digital FM demodulator; distortion; external limiting amplifier; hard-limited IF signal; mobile telephone environment; subnanosecond resolution; voltage-controlled pulse shrinking delay line; Counting circuits; Demodulation; Distortion measurement; Integrated circuit measurements; Pulse amplifiers; Pulse measurements; Signal resolution; Testing; Time measurement; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1996. ISCAS '96., Connecting the World., 1996 IEEE International Symposium on
Conference_Location :
Atlanta, GA
Print_ISBN :
0-7803-3073-0
Type :
conf
DOI :
10.1109/ISCAS.1996.541789
Filename :
541789
Link To Document :
بازگشت